IEEE VHDL-93 LRM supported parser implemented in Java, APIs Python/Tcl
Kactus2 is a graphical EDA tool based on the IP-XACT standard.
This software is a tool for designing electronic circuits using LaTeX.
IEEE LRM compliant System Verilog Parser in Java with Python, Tcl API
PyAMS (Python for Analog and Mixed Signals) CAD approach
Free converters across IP-XACT Verilog VHDL Liberty SystemC
Solves symbolic electrical AC circuit equations
Best in class SoC Integration Platform, IP-XACT, Verilog VHDL, UPF
Smart GUI/Commandline tools to create IP-XACT( 2009/2014) files
Free Liberty, UPF, SDC and VCD Parsers with Python, Java and Tcl APIs
A tool for low-power CMOS voltage reference designs
VHDL Verification and Simulation Tool
Integrated Development Environment (IDE) for learning HDL
A logic gate simulator for linux developed with Gtk and python.
Import your PCB boards to FreeCAD
Text based timing diagram generator
Eclipse-based IDE for design verification tasks
show and configure
Python Gerber to G-code converter
Convert DXF drawings of circuit boards to gEDA-PCB files.
Open Network Object System
TCAD Device Simulator
A graphical Finite State Machine (FSM) designer.