Free converters across IP-XACT Verilog VHDL Liberty SystemC
Digital Circuits Design and Simulation
IEEE VHDL-93 LRM supported parser implemented in Java, APIs Python/Tcl
TimingEditor is a tool to graphically draw and edit timing diagrams.
IEEE LRM compliant System Verilog Parser in Java with Python, Tcl API
JQM - Java Quine McCluskey for minimization of Boolean functions.
Community driven PCB Layout and Schematic capture software
Simple and intuitive 2D vector drawing for electronics and not only.
Electronic design and programming tools suite like Eagle, MpLab
A graphical Finite State Machine (FSM) designer.
An HDL alternative to PCB graphical schematic capture tools.