IEC 104 RTU Server Client Simulator Source Code Library Win Linux
IEEE LRM compliant System Verilog Parser in Java with Python, Tcl API
Integrated Development Environment (IDE) for learning HDL
Community driven PCB Layout and Schematic capture software
Eclipse-based IDE for design verification tasks
FFT co-processor in Verilog based on the KISS FFT
Powerfull pre-processor
A graphical Finite State Machine (FSM) designer.
An HDL alternative to PCB graphical schematic capture tools.