Domain-Driven Design sample application
Open-source code generator for Simulink/Stateflow
C++ CASE tool, full life cycle code generator
Explore new styles and approaches on material design
Describe and watch component structure of java programs
A graphical Finite State Machine (FSM) designer.
Eclipse-based report and document development tool for PDFReporter
Busilet is a reference implementation of IDTP and UTID.
Repository for dependencies between software design artefacts
Software Modularization and Monitoring Tool
VHDL Design Tool - code generation and project management
http://www.terraer.com.br