SC_CoSiM is a platform which focuses on validating a full system, by performing near real-time, command-to-command co-simulation of the hardware DUT implemented on FPGA as a full system prototype (with CPU, on-chip interconnect, memory, application, drivers, and OS, typically Linux) against its equivalent cycle-approximate system-level model of the DUT.
Our work presented at DVCon-Europe 2018 extended the technology demonstrator from David C Black(https://github.com/dcblack/technology_demonstrator).
To reference this work:
A. Papagrigoriou, M.D. Grammatikakis, V. Piperaki, “A hybrid channel for co-simulation of behavioral SystemC IP with its full system prototype on FPGA”, Design Verification in Europe, Munich, Germany, October 23-25 2018, pp. 1-9. Available from
http://events.dvcon.org/Europe/2018/proceedings/papers/02_3.pdf

Features

  • SystemC
  • Hardware co-simulation
  • Hardware co-validation
  • synthesis
  • ARM
  • zedboard
  • FPGA

Project Activity

See All Activity >

Follow SC_CoSiM

SC_CoSiM Web Site

You Might Also Like
SKUDONET Open Source Load Balancer Icon
SKUDONET Open Source Load Balancer

Take advantage of Open Source Load Balancer to elevate your business security and IT infrastructure with a custom ADC Solution.

SKUDONET ADC, operates at the application layer, efficiently distributing network load and application load across multiple servers. This not only enhances the performance of your application but also ensures that your web servers can handle more traffic seamlessly.

Additional Project Details

Registered

2018-09-12